



## IN1006 Systems Architecture (PRD1 A 2022/23)

My Moodle | IN1006\_PRD1\_A\_2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 6 Weekly Assessed Quiz 2022

| Started on        | Thursday, 8 December 2022, 4:27 PM        |
|-------------------|-------------------------------------------|
| State             | Finished                                  |
| Completed on      | Thursday, 8 December 2022, 4:41 PM        |
| Time taken        | 14 mins 29 secs                           |
| Grade             | <b>10.00</b> out of 10.00 ( <b>100</b> %) |
| Question <b>1</b> |                                           |
| Correct           |                                           |

Assume a computer having a main memory of  $2^{32}$  bytes and a direct mapped cache of 512 blocks each of which containing 64 bytes. To which cache block the main memory address 000053AA<sub>16</sub> map?

## Select one:

Mark 1.00 out of 1.00

- a. Block 334
- b. Block 512
- c. Block 201
- od. Block 58
- e. Don't know/no answer
- f. Block 124

As the computer has a memory with  $2^{32}$  bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.

As the cache has 512 blocks, it can be indexed with 9 bits  $(512 = 2^9)$ , so the size of the block (B) field is 9 bits.

As each block has 64 bytes, so it can be indexed with 64 bits ( $64 = 2^6$ ) or, equivalently, the offset (O) field must be 6 bits long.

Thus, the tag (T) field is: TBO - B - O = 32 - 9 - 6 = 17.

Consequently the memory address format will be

TAG (32<sup>nd</sup> to 16<sup>th</sup>) BLOCK (15<sup>th</sup> to 7<sup>th</sup> bit) OFFSET (6<sup>th</sup> to 1<sup>st</sup> bit)

The hexadecimal address 000053AA<sub>16</sub> corresponds to the binary address:

0000 0000 0000 0000 0101 0011 1010 1010

So the block part in this address consists of the bold bits below:

0000 0000 0000 0000 0**101 0011 10**10 1010

And if we convert 101001110<sub>bin</sub> to decimal, we get 334<sub>dec</sub> So the given address will map to block 334 in cache.

The correct answer is: Block 334

Question **2**Correct
Mark 1.00 out of 1.00

Suppose we have a byte-addressable computer which has a memory of 4,294,967,296 addresses, a cache with 64 blocks where each block contains 16 bytes. What is the size of the block (B), offset (O) and the tag (T) fields in the memory addresses used by this computer.

## Select one:

- $\bigcirc$  a. T= 24, O= 4 and B = 4
- b. T= 16, O= 8 and B = 8
- $\odot$  c. T= 22, O= 4 and B = 6
- $\bigcirc$  d. T= 28, O= 2 and B = 2
- e. Don't know/no answer
- $\bigcirc$  f. T= 8, O= 16 and B = 8

As the computer has a memory with 4,294,967,296 bytes, it will need 32 bits to identify the addresses of all of them (4,294,967,296 =  $2^{32}$ ). Thus, the total size of the tag, block and offset (TBO) fields is 32.

As the cache has 64 blocks, it can be indexed with 6 bits  $(64 = 2^6)$ . So the size of the block field (B) is 6.

As each block has 16 bytes, it can be indexed with 4 bits ( $16 = 2^4$ ). So the size of the offset field (B) is 4.

Thus, the tag (T) field is: TBO - B - O = 32 - 6 - 4 = 22.

The correct answer is: T = 22, O = 4 and B = 6

Question 3

Correct

Mark 1.00 out of 1.00

Which of the following is the correct sequence of steps undertaken when a cache miss occurs?

## Select one:

- a. Activate memory controller, stall processor, request data item from lower level of hierarchy, load data item into cache, resume processor.
- Stall processor, request data item from lower level of hierarchy, activate memory controller, load data item into cache, resume processor.
- Stall processor, activate memory controller, request data item from lower level of hierarchy, load data item into cache,
   resume processor.
- d. Don't know/no answer
- Stall processor, request data item from lower level of hierarchy, load data item into cache, activate memory controller, resume processor.
- f. Activate memory controller, request data item from lower level of hierarchy, stall processor, load data item into cache, resume processor.

The correct sequence of steps is: stall processor, activate memory controller, request data item from lower level of hierarchy, load data item into cache, resume processor.

The correct answer is: Stall processor, activate memory controller, request data item from lower level of hierarchy, load data item into cache, resume processor.

| Correct                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                 |
| A 24-bit address generates an address space of locations. (select a value below to fill in the blank)                                                                                                                                                                                                           |
| Select one:  a. 16,777,216  b. 4,294,967,296  c. 1024  d. 4096                                                                                                                                                                                                                                                  |
| Your answer is correct.  The number of addressable locations in the system is called an address space. The answer is 2 to the power 24 = 16,777,216.  The correct answer is: 16,777,216                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                 |
| Question <b>5</b>                                                                                                                                                                                                                                                                                               |
| Correct  Market 4.00 and a \$4.00                                                                                                                                                                                                                                                                               |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                           |
| Suppose we have a byte-addressable computer which has a memory of 4,294,967,296 addresses, a cache with 16 blocks where each block contains 16 bytes. Determine the size of the tag field in the memory addresses used by this computer.  Select one:  a. 5  b. 32  c. 24  d. 3  e. 16  f. Don't know/no answer |
| As the computer has a memory with 4,294,967,296 bytes, it will need 32 bits to identify the addresses of all of them (4,294,967,296                                                                                                                                                                             |
| = 2 <sup>32</sup> ). Thus, the total size of the tag, block and offset fields is 32.                                                                                                                                                                                                                            |
| As the cache gas 16 blocks, it can be indexed with 4 bits (16 = $2^4$ ), so the size of the block field is 4 bits.                                                                                                                                                                                              |
| As each block has 16 bytes, we need 4 bits for the offset field to access each byte in the block $(16=2^4)$ bytes.                                                                                                                                                                                              |
| Finally, the tag field is: 32 - 4 - 4 = 24.                                                                                                                                                                                                                                                                     |
| The correct answer is: 24                                                                                                                                                                                                                                                                                       |

Question  ${f 4}$ 

| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 32 blocks of cache. If each block contains 8 bytes, determine the size of the tag field. |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Select one:                                                                                                                                                                                     |  |  |  |
| ○ a. Don't know/no answer                                                                                                                                                                       |  |  |  |
| ○ b. 32                                                                                                                                                                                         |  |  |  |
| <ul><li>□ c. 8</li></ul>                                                                                                                                                                        |  |  |  |
| ○ d. 16                                                                                                                                                                                         |  |  |  |
| ○ e. 4                                                                                                                                                                                          |  |  |  |
| ○ f. 3                                                                                                                                                                                          |  |  |  |
| Your answer is correct.                                                                                                                                                                         |  |  |  |
| The total size of the tag, block and offset fields is 16.                                                                                                                                       |  |  |  |
| 32 = 2 <sup>5</sup> blocks of cache can be indexed with 5 bits, so block is 5 bits.                                                                                                             |  |  |  |
| Since each block has 8=2 <sup>3</sup> bytes we need 3 bits for the offset to access each byte in the block.                                                                                     |  |  |  |
| Finally, the tag field is: 16 - 5 - 3 = 8.                                                                                                                                                      |  |  |  |
| The correct answer is: 8                                                                                                                                                                        |  |  |  |
| Question <b>7</b>                                                                                                                                                                               |  |  |  |
| Correct                                                                                                                                                                                         |  |  |  |
| Mark 1.00 out of 1.00                                                                                                                                                                           |  |  |  |
|                                                                                                                                                                                                 |  |  |  |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 16 blocks of cache. If each block contains 8 bytes, determine the size of the tag field. |  |  |  |
| Select one:                                                                                                                                                                                     |  |  |  |
| <ul><li>● a. 9</li></ul>                                                                                                                                                                        |  |  |  |
| O b. 16                                                                                                                                                                                         |  |  |  |
| ○ c. 8                                                                                                                                                                                          |  |  |  |
| O d. 5                                                                                                                                                                                          |  |  |  |
| ○ e. 4                                                                                                                                                                                          |  |  |  |
| ○ f. Don't know/no answer                                                                                                                                                                       |  |  |  |
| The total size of the tag, block and offset fields is 16.<br>16 blocks of cache can be indexed with 4 bits $(32 = 2^4)$ , so block needs 4 bits.                                                |  |  |  |
| Each block has 8 bytes so it can be indexed with 3 bits (8=2 <sup>3</sup> ); thus 3 bits are needed for the offset to determine the address of each byte within a block.                        |  |  |  |
| Finally, the tag field is: 16 - 4 - 3 = 9.                                                                                                                                                      |  |  |  |
| The correct answer is: 9                                                                                                                                                                        |  |  |  |

Question **6**Correct

Mark 1.00 out of 1.00

| Correct                                                                                                                                               |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Mark 1.00 out of 1.00                                                                                                                                 |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |
| Which of the following statements about ROM is correct?                                                                                               |  |  |  |  |
| a. ROM is a type of L2 cache memory.                                                                                                                  |  |  |  |  |
| b. ROM stores the operating system of a computer.                                                                                                     |  |  |  |  |
| o. ROM is needed to support the mapping of cache memory addresses to main memory addresses.                                                           |  |  |  |  |
| <ul> <li>d. ROM stores the program that boots a computer.</li> </ul>                                                                                  |  |  |  |  |
| ○ e. ROM is a type of L1 cache memory.                                                                                                                |  |  |  |  |
| Your answer is correct.                                                                                                                               |  |  |  |  |
| ROM stores the program that boots a computer.                                                                                                         |  |  |  |  |
| The correct answer is: ROM stores the program that boots a computer.                                                                                  |  |  |  |  |
| Question <b>9</b>                                                                                                                                     |  |  |  |  |
| Correct                                                                                                                                               |  |  |  |  |
| Mark 1.00 out of 1.00                                                                                                                                 |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |
| Which type of memory is built with capacitors that slowly leak their charge hence they must be refreshed every few milliseconds to prevent data loss? |  |  |  |  |
| Select one:                                                                                                                                           |  |  |  |  |
| ○ a. SRAM                                                                                                                                             |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |
| ○ c. Registers                                                                                                                                        |  |  |  |  |
| ○ d. Cache                                                                                                                                            |  |  |  |  |
| Your answer is correct.                                                                                                                               |  |  |  |  |
| The correct answer is: DRAM                                                                                                                           |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |
|                                                                                                                                                       |  |  |  |  |

Question  ${\bf 8}$ 

| What is a bit of SRAM constructed from?                                  |                                      |
|--------------------------------------------------------------------------|--------------------------------------|
|                                                                          |                                      |
| Select one:                                                              |                                      |
| <ul> <li>a. Three transistors and a floating-gate transistor.</li> </ul> |                                      |
| O b. Don't know/no answer                                                |                                      |
| c. Six transistors                                                       | ✓                                    |
| Od. Four transistors.                                                    |                                      |
| e. One transistor and one capacitor                                      |                                      |
| Of. Two capacitors and a floating-gate transistor.                       |                                      |
|                                                                          |                                      |
| A bit of SRAM is constructed from 6 transistors.                         |                                      |
| The correct answer is: Six transistors                                   |                                      |
|                                                                          |                                      |
|                                                                          |                                      |
|                                                                          |                                      |
| → Quiz 5 _ Weekly Assessed Quiz 2022                                     |                                      |
| Jump to                                                                  |                                      |
|                                                                          | Quiz 7 _ Weekly Assessed Quiz 2022 ► |
|                                                                          |                                      |

Quiz navigation



Show one page at a time

Finish review

Question **10**Correct

Mark 1.00 out of 1.00